summaryrefslogtreecommitdiff
path: root/include/dt-bindings/clock/lpc18xx-ccu.h
blob: bbfe00b6ab7d584393d75e040fe76e879cb0b78a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
/*
 * Copyright (c) 2015 Joachim Eastwood <manabian@gmail.com>
 *
 * This code is released using a dual license strategy: BSD/GPL
 * You can choose the licence that better fits your requirements.
 *
 * Released under the terms of 3-clause BSD License
 * Released under the terms of GNU General Public License Version 2.0
 *
 */

/* Clock Control Unit 1 (CCU1) clock offsets */
#define CLK_APB3_BUS		0x100
#define CLK_APB3_I2C1		0x108
#define CLK_APB3_DAC		0x110
#define CLK_APB3_ADC0		0x118
#define CLK_APB3_ADC1		0x120
#define CLK_APB3_CAN0		0x128
#define CLK_APB1_BUS		0x200
#define CLK_APB1_MOTOCON_PWM	0x208
#define CLK_APB1_I2C0		0x210
#define CLK_APB1_I2S		0x218
#define CLK_APB1_CAN1		0x220
#define CLK_SPIFI		0x300
#define CLK_CPU_BUS		0x400
#define CLK_CPU_SPIFI		0x408
#define CLK_CPU_GPIO		0x410
#define CLK_CPU_LCD		0x418
#define CLK_CPU_ETHERNET	0x420
#define CLK_CPU_USB0		0x428
#define CLK_CPU_EMC		0x430
#define CLK_CPU_SDIO		0x438
#define CLK_CPU_DMA		0x440
#define CLK_CPU_CORE		0x448
#define CLK_CPU_SCT		0x468
#define CLK_CPU_USB1		0x470
#define CLK_CPU_EMCDIV		0x478
#define CLK_CPU_FLASHA		0x480
#define CLK_CPU_FLASHB		0x488
#define CLK_CPU_M0APP		0x490
#define CLK_CPU_ADCHS		0x498
#define CLK_CPU_EEPROM		0x4a0
#define CLK_CPU_WWDT		0x500
#define CLK_CPU_UART0		0x508
#define CLK_CPU_UART1		0x510
#define CLK_CPU_SSP0		0x518
#define CLK_CPU_TIMER0		0x520
#define CLK_CPU_TIMER1		0x528
#define CLK_CPU_SCU		0x530
#define CLK_CPU_CREG		0x538
#define CLK_CPU_RITIMER		0x600
#define CLK_CPU_UART2		0x608
#define CLK_CPU_UART3		0x610
#define CLK_CPU_TIMER2		0x618
#define CLK_CPU_TIMER3		0x620
#define CLK_CPU_SSP1		0x628
#define CLK_CPU_QEI		0x630
#define CLK_PERIPH_BUS		0x700
#define CLK_PERIPH_CORE		0x710
#define CLK_PERIPH_SGPIO	0x718
#define CLK_USB0		0x800
#define CLK_USB1		0x900
#define CLK_SPI			0xA00
#define CLK_ADCHS		0xB00

/* Clock Control Unit 2 (CCU2) clock offsets */
#define CLK_AUDIO		0x100
#define CLK_APB2_UART3		0x200
#define CLK_APB2_UART2		0x300
#define CLK_APB0_UART1		0x400
#define CLK_APB0_UART0		0x500
#define CLK_APB2_SSP1		0x600
#define CLK_APB0_SSP0		0x700
#define CLK_SDIO		0x800
clock/bcm281xx.h?h=nds-private-remove&id=5fa8bbda38c668e56b0c6cdecced2eac2fe36dec'>bcm281xx.h2456logplain -rw-r--r--bcm2835-aux.h635logplain -rw-r--r--bcm2835.h1962logplain -rw-r--r--berlin2.h1034logplain -rw-r--r--berlin2q.h695logplain -rw-r--r--clps711x-clock.h718logplain -rw-r--r--efm32-cmu.h1112logplain -rw-r--r--exynos-audss-clk.h597logplain -rw-r--r--exynos3250.h9083logplain -rw-r--r--exynos4.h8284logplain -rw-r--r--exynos4415.h9828logplain -rw-r--r--exynos5250.h4616logplain -rw-r--r--exynos5260-clk.h14876logplain -rw-r--r--exynos5410.h1689logplain -rw-r--r--exynos5420.h6857logplain -rw-r--r--exynos5433.h45372logplain -rw-r--r--exynos5440.h1141logplain -rw-r--r--exynos7-clk.h5281logplain -rw-r--r--gxbb-aoclkc.h2866logplain -rw-r--r--gxbb-clkc.h592logplain -rw-r--r--hi3516cv300-clock.h1668logplain -rw-r--r--hi3519-clock.h1328logplain -rw-r--r--hi3620-clock.h4496logplain -rw-r--r--hi6220-clock.h4508logplain -rw-r--r--hip04-clock.h1137logplain -rw-r--r--histb-clock.h2012logplain -rw-r--r--hix5hd2-clock.h2415logplain -rw-r--r--imx1-clock.h1055logplain -rw-r--r--imx21-clock.h2461logplain -rw-r--r--imx27-clock.h3494logplain -rw-r--r--imx5-clock.h7212logplain -rw-r--r--imx6qdl-clock.h9593logplain -rw-r--r--imx6sl-clock.h5849logplain -rw-r--r--imx6sx-clock.h9099logplain -rw-r--r--imx6ul-clock.h8203logplain -rw-r--r--imx7d-clock.h15974logplain -rw-r--r--jz4740-cgu.h1028logplain -rw-r--r--jz4780-cgu.h2470logplain -rw-r--r--lpc18xx-ccu.h2134logplain -rw-r--r--lpc18xx-cgu.h1142logplain -rw-r--r--lpc32xx-clock.h1633logplain -rw-r--r--lsi,axm5516-clks.h974logplain -rw-r--r--marvell,mmp2.h2022logplain -rw-r--r--marvell,pxa168.h1654logplain -rw-r--r--marvell,pxa1928.h1535logplain -rw-r--r--marvell,pxa910.h1598logplain -rw-r--r--maxim,max77620.h632logplain -rw-r--r--maxim,max77686.h648logplain -rw-r--r--maxim,max77802.h630logplain -rw-r--r--meson8b-clkc.h523logplain -rw-r--r--microchip,pic32-clock.h1150logplain -rw-r--r--mpc512x-clock.h2236logplain -rw-r--r--mt2701-clk.h13832logplain -rw-r--r--mt8135-clk.h5641logplain -rw-r--r--mt8173-clk.h9293logplain -rw-r--r--oxsemi,ox810se.h1002logplain -rw-r--r--oxsemi,ox820.h1203logplain -rw-r--r--pistachio-clk.h4863logplain -rw-r--r--pxa-clock.h1715logplain -rw-r--r--qcom,gcc-apq8084.h12872logplain -rw-r--r--qcom,gcc-ipq4019.h5423logplain -rw-r--r--qcom,gcc-ipq806x.h8574logplain -rw-r--r--qcom,gcc-mdm9615.h9497logplain -rw-r--r--qcom,gcc-msm8660.h7932logplain -rw-r--r--qcom,gcc-msm8916.h6190logplain -rw-r--r--qcom,gcc-msm8960.h9342logplain -rw-r--r--qcom,gcc-msm8974.h12340logplain -rw-r--r--qcom,gcc-msm8994.h4858logplain -rw-r--r--qcom,gcc-msm8996.h12575logplain -rw-r--r--qcom,lcc-ipq806x.h899logplain -rw-r--r--qcom,lcc-mdm9615.h1701logplain -rw-r--r--qcom,lcc-msm8960.h1616logplain -rw-r--r--qcom,mmcc-apq8084.h5722logplain -rw-r--r--qcom,mmcc-msm8960.h4109logplain -rw-r--r--qcom,mmcc-msm8974.h5223logplain -rw-r--r--qcom,mmcc-msm8996.h9403logplain -rw-r--r--qcom,rpmcc.h2101logplain -rw-r--r--r7s72100-clock.h1218logplain -rw-r--r--r8a73a4-clock.h1596logplain -rw-r--r--r8a7740-clock.h1992logplain -rw-r--r--r8a7743-cpg-mssr.h1269logplain -rw-r--r--r8a7745-cpg-mssr.h1298logplain -rw-r--r--r8a7778-clock.h1855logplain -rw-r--r--r8a7779-clock.h1647logplain -rw-r--r--r8a7790-clock.h4367logplain -rw-r--r--r8a7791-clock.h4388logplain -rw-r--r--r8a7792-clock.h2562logplain -rw-r--r--r8a7793-clock.h4561logplain -rw-r--r--r8a7794-clock.h3679logplain -rw-r--r--r8a7795-cpg-mssr.h1890logplain -rw-r--r--r8a7796-cpg-mssr.h2066logplain -rw-r--r--renesas-cpg-mssr.h542logplain -rw-r--r--rk1108-cru.h6605logplain -rw-r--r--rk3036-cru.h4584logplain -rw-r--r--rk3066a-cru.h1068logplain -rw-r--r--rk3188-cru-common.h6105logplain -rw-r--r--rk3188-cru.h1435logplain