summaryrefslogtreecommitdiff
path: root/trafgen/.gitignore
blob: 32aad4d4537ef26d0c36abbff8d7e36d246f1a91 (plain)
1
2
3
4
*.*

!.gitignore
!Makefile
ript>
Diffstat
;
2016-04-11 12:57:51 +0900
committerKrzysztof Kozlowski <k.kozlowski@samsung.com>2016-05-03 12:22:57 +0200
commit304d10abb6803ab990c9879912bda5c42899be25 (patch)
treeb79b1dd2932eedc0092c30c48842604257010c84
parente9a53680de225a9df146a90e90b2284a68c727c5 (diff)
ARM: dts: exynos: Add bus nodes using VDD_INT for Exynos3250
This patch adds the bus nodes using VDD_INT for Exynos3250 SoC. Exynos3250 has following AXI buses to translate data between DRAM and sub-blocks. Following list specifies the detailed relation between DRAM and sub-blocks: - ACLK400 clock for MCUISP - ACLK266 clock for ISP - ACLK200 clock for FSYS - ACLK160 clock for LCD0 - ACLK100 clock for PERIL - GDL clock for LEFTBUS - GDR clock for RIGHTBUS - SCLK_MFC clock for MFC Signed-off-by: Chanwoo Choi <cw00.choi@samsung.com> Reviewed-by: Krzysztof Kozlowski <k.kozlowski@samsung.com> Signed-off-by: Krzysztof Kozlowski <k.kozlowski@samsung.com>
Diffstat